

### Introduction

PerkinElmer's D Series image sensors are high-speed, self-scanned, charge-coupled photodiode (CCPD) arrays. The D Series Family, consisting of the Standard and Wide Aperture image sensors, allows the designer to select just the right device for a particular application. Typical applications include optical character recognition, document scanning, inspection, pattern recognition, noncontact measurement, and other applications requiring high quality, broad spectral response image acquisitions.

## **General Description**

The D Series family of image sensors features the CCPD architecture which combines the best features of CCD and photodiode technology. The CCD readout structure allows high speed, low noise operation. The photodiode sensing elements provide superior light sensitivity, especially in the blue and near UV spectrum range.

The Standard device is the nominal component of the D Series family. It operates at data rates up to 10 MHz, has 13  $\mu$ m x 13  $\mu$ m pixels, and features very high dynamic range. The Wide Aperture device is a wide-aperture version featuring 13  $\mu$ m x 26  $\mu$ m pixels for higher photo sensitivity.

# D Series 256, 512, 1024, 2048 Elements Photodiode Array



Figure 1. D Series Linear Array and Pinnate Configuration

## **Key Features**

- Antiblooming
- · Video data rates up to 10 MHz
- · High photo sensitivity
- · Wide dynamic range
- •256, 512, 1024, and 2048 elements
- 13 μm x 13 μm and 13 μm x 26 μm picture elements
- Low power consumption
- ·Wide spectral response (UV to near IR)



\* (Pin 17 is N/C for RL0256D, VSub for all other D Series devices)





**EVERYTHING** 

IN A

NEW

LIGHT.





Figure 2. Simplified Schematic



Figure 3. Sensor Geometry and Idealized Aperture Response

#### **Functional Description**

The sensing elements for the D Series Linear CCPDs are a row of diffused p-n junction photodiodes spaced on 13  $\mu$ m centers and interdigitated into a sensing aperture 13  $\mu$ m wide (26  $\mu$ m for Wide Aperture). The photodiode sensing elements provide very broad spectral response while the CCD readout registers and output buffer amplifiers allow very low-noise signal extraction. Figure 1 shows the pinout configuration and Figure 2 is a simplified schematic diagram. Figure 3 shows the aperture response function and sensor geometry. The dimensions shown in Figure 3 are as follows: the photodiode diffusion width a is 7  $\mu$ m, the center-to-center spacing b is 13  $\mu$ m and the aperture width c is 13  $\mu$ m or 26  $\mu$ m. Note that the entire 13  $\mu$ m (dimension b) produces photocurrent which divides between the two diffusions, with most of the charge going to the pixel near the site of the photon absorption.

In addition, D Series Linear devices contain an antiblooming gate which can be used to either suppress blooming or to set the integration period independent of the line rate. That allows these devices to be used over the widest possible range of lighting conditions.

Light incident on the sensing aperture generates a photocurrent which is integrated and stored as a charge on the capacitance of each of the photodiodes. If the charge accumulated on any diode exceeds a saturation value, the excess is shunted to  $V_{AB}$  through the antiblooming gates, controlled by  $V_{LR}$ , to control blooming effects (refer to Figure 2).

The antiblooming gate is biased at a DC potential which is below that of the junction barrier and transfer gate  $\varnothing_T$  "low" barrier. When the signal charge reaches the level set by the antiblooming gate, the excess will be sunk into  $V_{AB}$ , thus preventing blooming.

At the end of each integration period, the charges on all the diodes are simultaneously switched through transfer gates,  $\varnothing_T$ , into one of two CCD analog shift registers for readout. The odd numbered diodes are switched into one register and the even diodes into the other. Immediately after this parallel transfer, a new integration period begins.

Readout is accomplished by clocking the CCD shift registers so that the charge packets are delivered sequentially into two onchip charge-detection circuits. The registers deliver the charge packets to their outputs on alternate clock phases, allowing the inactive charge detector to be reset to a fixed level,  $V_{RD}$ , while the opposite detector is active. The outputs of the two detectors may then be multiplexed off-chip if a single continuous video output is desired. Each video signal is developed across a 2-5K $\Omega$  resistor load,  $R_{\rm L}$ .



#### Operation

D Series devices require two complimentary shift register clocks,  $\varnothing_1$  and  $\varnothing_2$ , a transfer gate pulse,  $\varnothing_T$ , for normal operation. An additional transfer pulse,  $\varnothing_{SB}$ , is required if a scan buffer output is desired. The clocks and their timing relationships are shown in Figure 4. The video output and scan buffer output,  $SB_P + SB_N$ , are also shown in Figure 4.

The scan buffer output provides two marker bits; the first pulse coincides with the first video element, and the second with the last video element. The scan buffer output is obtained by differencing SBP and SBN through a differential amplifier. The circuit shown in Figure 6 will provide the required interface between the device's scan buffer output and its peripheral TTL circuit. Use of the scan buffer at higher speeds, greater than 5 MHz, is not recommended. It may be defeated by applying 0V to  $\varnothing_{SB}$ .

The transfer pulse should swing between 0 and +5V and must have a width greater than 0.2 µsec. In order to transfer the charge from the photodiodes into the CCD register, the  $\varnothing_1$  clock must remain high during the blanking and transfer interval (see Figure 4). The odd and even video outputs are also shown in Figure 4. The odd and even output reset clocks,  $\varnothing_{RO}$  and  $\varnothing_{RE}$ , are derived from the same sources as  $\varnothing_1$  and  $\varnothing_2$  and are nominally synchronous with them. Figure 10 shows the schematic of a typical voltage drive circuit for the D Series.

The high speed amplifier output circuit such as shown in Figure 5 is not required but is recommended to reduce the loading effects of external circuit capacitance. This will result in video rise and fall times of 50 ns or less.

#### **Performance**

Spectral response of the D Series devices covers the range from UV to the near IR. A ground and polished glass window is provided on the Standard devices. A quartz window is provided on Wide Aperture devices. Relative spectral re-sponse is shown as a function of wavelength in Figure 7.

Since most applications for these devices (OCR, machine vision, etc.) use visible light, the responsivity and uniformity of response are specified using a light source with the spectral distribution shown by the dotted line in Figure 7. This spectral distribution is produced by filtering a 2870°K tungsten source with a Fish-Schurman HA-11 heat absorbing 1 mm thick filter.

Transfer characteristics showing the noise level and satura-tion output voltage can be seen in Figure 8. Since Reticon's line scanners operate in the charge-storage mode, the charge output of each diode (below saturation) is proportional to exposure; i.e., the irradiance or light intensity multiplied by the integration time or the time interval between successive transfer pulses. Thus, there is a trade-off between scanning speed and required light intensity. Light intensity in watts needed to saturate a pixel at a particular integration time can be obtained by dividing saturation exposure by integration time. Thus, that longer integration times may be used to detect lower light levels. However, this approach is ultimately limited by dark leakage current which is integrated along with the photocurrent.



Figure 4. Timing Relationship of the Array's Clock Signals and Output





Figure 5. Recommended Output Circuit



Figure 6. Recommended Buffer Output Circuit





Figure 7. Relative Spectral Response as a Function of Wavelength

Figure 8. Typical Transfer Characteristics



#### **Drive Circuit**

The circuit shown in Figure 10 will interface the TTL level control circuit to D Series CCPD devices. It will ensure that the  $\varnothing_1$  and  $\varnothing_2$  clock transitions cross at or above the midpoint; i.e., 50% clock crossing or higher. The supply voltages to the  $\varnothing_1$  and  $\varnothing_2$  clock drivers, devices 3 and 4, are as follows:  $V_{SS} = 0V$  or ground and  $V_{DD} = +12V$ .

The clock drivers, devices 1A and 2A, will provide voltage swings consistent with those given in the specification table. The supply voltages to device 1A are  $V_{DD} = +5V$ , pin 6, and  $V_{SS} = 0V$ . The supply voltages to device 2A are  $V_{DD} = +12V$ , pin 6, and  $V_{SS} = +5V$ . (Note: Both supply pins are positive to keep the minimum swing to +5V.)



Figure 9. Clock Crossing and Video Output Relationship



Figure 10. Drive Circuit for D Series Linear Devices



**Table 1. Array Bias and Clock Level Requirements** 

| Symbol                          | Parameter                  | Min  | Тур  | Мах  | Units |
|---------------------------------|----------------------------|------|------|------|-------|
| $V_{RD}$                        | Reset drain bias           | +11  | +12  | +13  | V     |
| $V_{DD}$                        | Output drain bias          | +11  | +12  | +13  | V     |
| $V_{IN}$                        | Input bias                 | +11  | +12  | +13  | V     |
| $V_{AB}$                        | Antiblooming drain         | + 7  | + 8  | + 9  | V     |
| $V_{LR}$                        | Antiblooming gate Disabled | -1   | 0    | +1   | V     |
|                                 | Antiblooming active        | +1   | +1.7 | +2.5 | V     |
|                                 | Line reset active          | +2.5 | +3.5 | +4.5 | V     |
| $V_{Sub}$                       | Substrate bias             | -2   | -1   | 0    | V     |
| ø <sub>1</sub> , ø <sub>2</sub> | CCD transport clock        |      |      |      |       |
|                                 | High                       | +11  | +12  | +13  | V     |
|                                 | Low                        | -1   | 0    | +1   | V     |
| ØΤ                              | Transfer clock             |      |      |      |       |
|                                 | High                       | +4   | +5   | +6   | V     |
|                                 | Low                        | -1   | 0    | +1   | V     |
| ø <sub>SB</sub>                 | Transfer clock scan buffer |      |      |      |       |
|                                 | High                       | +11  | +12  | +13  | V     |
|                                 | Low                        | +4   | +5   | +6   | V     |
| $V_{Rec}$                       | Receiving gate             | -1   | 0    | +1   | V     |
| V <sub>SB</sub>                 | DC input scanning          | +11  | +12  | +13  | V     |

<sup>&</sup>quot;Min and Max values shown represent the allowable tolerance to maintain normal operation and are not absolute min and max values".

## **Table 2. Absolute Maximum Ratings**

(Above Which Useful Life May Be Impaired)

| Storage temperature                          | -25°C to 85°C |
|----------------------------------------------|---------------|
| Operating temperature                        | -25°C to 55°C |
| Voltage on any pin with respect to substrate | -0.3V to 22V  |

## Table 3. Linear D Series Array Capacitance Values <sup>1</sup>

|       |                                   | Typical Capacitance (pF) |         |         |         |
|-------|-----------------------------------|--------------------------|---------|---------|---------|
| Pin   | Sym                               | RL2048D                  | RL1024D | RL0512D | RL0256D |
| 1, 20 | ø <sub>2</sub>                    | 386                      | 193     | 111     | 55      |
| 3, 18 | ø <sub>1</sub>                    | 367                      | 185     | 106     | 53      |
| 4     | ø <sub>SB</sub>                   | 25                       | 13      | 8       | 6       |
| 7, 16 | SB <sub>P</sub> , SB <sub>N</sub> | 5                        | 4       | 4       | 3       |
| 9, 14 | $VID_2$ , $VID_1$                 | 5                        | 4       | 4       | 3       |
| 10    | $V_{LR}^{-}$                      | 14                       | 14      | 14      | 14      |
| 22    | ø <sub>T</sub>                    | 103                      | 61      | 40      | 20      |

#### Notes:

<sup>&</sup>lt;sup>1</sup> Measured with respect to device substrate (pin 6) with a DC bias voltage of +12V



## **Table 4. Array Performance Characteristics**

Conditions: (unless otherwise specified)

 $T_a = 25$ °C,  $f_{data} = 10$  MHz,  $t_{int} = 10$  ms,  $R_L$  (at video output) = 3 K $\Omega$ ,  $V_{LR} = 1.6$ V, Light Source = 2870°K + Fish Schurman HA-11, 1 mm filter. All other operating voltages are nominal, as specified in Array Electrical Characteristics. First and last pixels of each video output are ignored.

| Symbol            | Parameter                                       | Min | Тур     | Max | Units                |
|-------------------|-------------------------------------------------|-----|---------|-----|----------------------|
| DR <sub>P-P</sub> | Dynamic range <sup>1</sup>                      |     | 2600:1  |     |                      |
| DR <sub>rms</sub> | Dynamic range <sup>1</sup>                      |     | 13000:1 |     |                      |
| E <sub>NE</sub>   | P-to-P noise equivalent exposure                | -   | .18     | -   | nj/cm <sup>2</sup>   |
|                   | Wide Aperture                                   |     | .09     |     | nj/cm <sup>2</sup>   |
| E <sub>Sat</sub>  | Saturation exposure                             | .30 | .47     | .63 | μj/cm <sup>2</sup>   |
|                   | Wide Aperture                                   | .15 | .24     | .32 | μj/cm <sup>2</sup>   |
| R                 | Responsivity                                    | 2.0 | 2.7     | 3.3 | V/µj/cm <sup>2</sup> |
|                   | Wide Aperture                                   | 4.0 | 5.4     | 6.6 | V/µj/cm <sup>2</sup> |
| PRNU              | Photoresponse nonuniformity <sup>4, 6</sup>     |     |         |     |                      |
| 0256              | 2                                               | -   | 3       | 8   | ±%                   |
| 0512              | 2                                               | -   | 3       | 8   | ±%                   |
| 1024              | 2                                               | -   | 3       | 10  | ±%                   |
| 2048              | 2                                               | -   | 5       | 12  | ±%                   |
| $V_{da}$          | Average dark signal <sup>3, 8</sup>             | -   | .03     | .25 | %                    |
| V <sub>dm</sub>   | Maximum dark signal <sup>4, 8</sup>             | -   | .06     | .5  | %                    |
| V <sub>Sat</sub>  | Saturation output voltage                       | 0.8 | 1.2     | 1.5 | V                    |
| P                 | Power dissipation <sup>5</sup>                  | -   | 126     | -   | mW                   |
| N <sub>P-P</sub>  | Peak-to-peak noise                              | -   | 0.5     | -   | mV                   |
| $V_{DCR}$         | Output DC reset level <sup>5</sup>              | -   | 7.0     | -   | V                    |
| V <sub>DCD</sub>  | Output DC dark level <sup>5</sup>               | -   | 6.7     | -   | V                    |
| Z <sub>Out</sub>  | Output impedance <sup>6</sup>                   | -   | 2       | -   | kΩ                   |
| V <sub>Bal</sub>  | Video output balance                            | -   | 80      | 160 | mV                   |
|                   | Output DC drift <sup>10</sup>                   | -   | 10      | -   | mV/°C                |
| f <sub>data</sub> | Maximum guaranteed video data rate <sup>7</sup> |     |         |     |                      |
| 23.0              | Standard and Wide Aperture                      | 10  | -       | -   | MHz                  |

#### Notes:

 $<sup>^{1}</sup>$  Dynamic range is defined as  $V_{Sat}\,/\,N_{P\text{-}P},$  RMS noise is approximately  $N_{P\text{-}P}/\,5.$ 

Measured at an exposure level of approximately V<sub>Sal</sub>/2. PRNU is defined as 100\*[(V<sub>max</sub>-V<sub>min</sub>) / V<sub>avg</sub>] where V<sub>max</sub> is output of highest pixel (toward V<sub>Sal</sub>). V<sub>min</sub> is output of lowest pixel (towards dark) and V<sub>avg</sub> is the numerical average of all the pixels in the video line.

<sup>3</sup> Measured at ambient temperatures T<sub>a</sub> = 25°C, t<sub>int</sub> = 2.5 ms. Defined as 100\* (V<sub>a</sub> / V<sub>Sat</sub>) where V<sub>a</sub> is the numerical average of the output of all pixels in dark and V<sub>Sat</sub> is the numerical average of all pixels in saturation.

<sup>4</sup> Measured at ambient temperature T<sub>a</sub> = 25°C, t<sub>int</sub> = 2.5 ms. Defined as 100\* (V<sub>m</sub> / V<sub>Sat</sub>) where V<sub>m</sub> is the pixel with the maximum output of all pixels in dark and V<sub>Sat</sub> is the numerical average of all of pixels in saturation.

<sup>&</sup>lt;sup>5</sup> Measured with device in the dark.

<sup>6</sup> Measured with output current of 2 mA.

<sup>7</sup> f<sub>data</sub> is defined as 2 times f<sub>clock</sub> where f<sub>clock</sub> is the frequency of the ø<sub>1</sub> or ø<sub>2</sub> clock. The minimum frequency is limited by increases in dark signal.

<sup>8</sup> Dark signal approximately doubles for each 7-10°C increase in temperature.

<sup>9</sup> Defined as the difference in DC dark level output (D<sub>DC</sub>) between the two video outputs.

 $<sup>^{10}</sup>$  Defined as the thermal drift in the reset level (R<sub>DC</sub>).





|         | A      |        | В           | С           |
|---------|--------|--------|-------------|-------------|
| Device  | inches | mm     | inches      | inches      |
| RL0256D | .131   | 3.328  | 1.080±0.011 | 0.090±0.009 |
| RL0512D | .262   | 6.656  | 1.080±0.011 | 0.080±0.008 |
| RL1024D | .524   | 13.312 | 1.080±0.011 | 0.080±0.008 |
| RL2048D | 1.048  | 26.624 | 1.600±0.016 | 0.080±0.008 |

Figure 11. Package Dimensions

| Ordering Information |               |  |  |
|----------------------|---------------|--|--|
| Standard             | Wide Aperture |  |  |
| RL0256DAG-111        | RL0256DKQ-111 |  |  |
| RL0512DAG-111        | RL0512DKQ-111 |  |  |
| RL1024DAG-111        | RL1024DKQ-111 |  |  |
| RL2048DAG-111        | RL2048DKQ-111 |  |  |

The quartz window supplied standard on Wide Aperture devices is available as an option for all D Series devices. For options, consult PerkinElmer Optoelectronics.



For more information e-mail us at opto@perkinelmer.com or visit our web site at www.perkinelmer.com/opto

2175 Mission College Blvd. Santa Clara, CA 95054 Toll Free: (800) 775-OPTO Phone: (408) 565-0830 Fax: (408) 565-0703

PerkinElmer Optoelectronics